The Creonic CCSDS LDPC IP support the LDPC coding scheme as defined by the CCSDS standard. The LDPC code with single rate 223/255 was specially designed for Near-Earth missions, but the excellent error correction performance makes it the ideal fit for further high-throughput applications. The IP cores are available for ASIC and FPGAs (Xilinx, Intel).

**Features**
- Support for code rate 223/255 (7136/8160)
- Coded block size 8160 bits
- Compliant with “TM Synchronization and Channel Coding, Recommended Standard, CCSDS 131.0-B-3, Blue Book, September 2017”.

**Applications**
- Near-Earth and Deep-Space communication.
- Space links communication.
- Space internetworking services.
- Microwave Links
- Optical Links
- Further High-throughput Applications

**CCSDS LDPC Decoder**

Key benefits of the decoder are:
- Gains up to 3 dB compared to Viterbi decoders.
- Low-power and low-complexity design.
- Layered LDPC decoder architecture, for twice as fast convergence behavior.
- Early stopping criterion for iterative LDPC decoder, saving a considerable amount of energy.
- Configurable amount of LDPC decoding iterations for trading-off throughput and error correction performance.
- Collection of statistic information (number of iterations, decoding success).

**CCSDS LDPC Encoder**

Key benefits of the encoder are:
- High-throughput, low-latency encoder core.
- Low-power and low-complexity design.
- No BRAM required.

**Performance Figures**
- 1.6 Gbit/s coded throughput at 200 MHz
- Decoding latency of 4.3 µs at 5 layered decoder iterations and 200 MHz
- Encoding latency of 40 ns at 200 MHz

**Deliverables**
- VHDL source code or synthesized netlist
- HDL simulation models e.g. for Aldec's Riviera-PRO
- VHDL testbench
- Bit-accurate Matlab, C or C++ simulation model
- Comprehensive documentation

Copyright (C) 2019 Creonic GmbH
Error Correction Performance

The following figure depicts bit error rate (BER) and block error rate of the CCSDS LDPC decoder.
Related Products

CCSDS SCCC Turbo Encoder and Decoder

CCSDS AR4JA LDPC Encoder and Decoder

DVB-S2X LDPC/BCH Decoder

DVB-RCS2 Turbo Decoder

About Creonic

Creonic is an ISO 9001:2015 certified provider of ready-for-use IP cores for several algorithms of communications such as forward error correction (LDPC, Turbo, Polar), modulation, and synchronization. The company offers the richest product portfolio in this field, covering standards like 5G, 4G, DVB-S2X, DVB-RCS2, DOCSIS 3.1, WiFi, WiGig, and UWB. The products are applicable for ASIC and FPGA technology and comply with the highest requirements with respect to quality and performance. For more information please visit our website at www.creonic.com.

Contact

Creonic GmbH  Phone: +49 631 3435 9880  Twitter: Creonic_IPCores
Bahnhofstr. 26-28  Fax: +49 631 3435 9889  Facebook: Creonic
67655 Kaiserslautern  Web: www.creonic.com  LinkedIn Creonic
Germany  E-mail: sales@creonic.com